RT Journal Article ID 0cd2257754e3add0 A1 Mogheer, H. Sh. A1 Al-jumaili, Kh. Kh. Hasan A1 Ali, K. J. T1 LOW POWER ARCHITECTURE OF 8BIT-9BIT ENCODER AND 9BIT-8BIT DECODER USING CLOCK GATING SCHEME JF Telecommunications and Radio Engineering JO TRE YR 2019 FD 2019-08-06 VO 78 IS 12 SP 1107 OP 1115 K1 dynamic power K1 Verilog K1 clock gating K1 8b-9b encoder and decoder AB Clock gating is an efficient technique for reducing power consumption in digital design. It saves more power by partitioning the main clock and distributing the clock to the logic blocks only when there is a need for those blocks to be activated. The proposed architecture used to control the encoder and decoder modules. In this paper a clock gated 8bit-9bit encoder and 9bit-8bit decoder design was executed. The proposed design with gated clock using negative latch clock gating improves power consumption without degrading the design performance. The suggested scheme was achieved 32.18% reduction in power consumption. Encoder and decoder module was executed by using Application-Specific Integrated Circuit (ASIC) design methodology. In order to execute design architecture, 130 nm technology libraries were used for ASIC implementation. The construction of coding and decoding process has been created using Verilog HDL language to cover all the functions. In addition, the simulations are carried out by using ModelSim-Altera 10.3c (Quartus II 14.1) in 130 nm technology. PB Begell House LK https://www.dl.begellhouse.com/journals/0632a9d54950b268,3f90cc0a1fc3b126,0cd2257754e3add0.html